# Lab 03 Report

Ryan Beck Jared Bronson

## **Objectives**

Implement a pseudo-random number generator on the DE-10 Lite development board. The random number generator should be implemented with an appropriately sized LFSR. Taps in LSFR should be chosen to maximize the number sequence. The two on-board buttons will be used to generate and reset. When generate is pressed, a two-digit hexadecimal number, from 00-FF, will appear on two of the seven-segment displays. Pressing reset will revert the sequence back to the seed value.

#### **Procedures**

Using the system builder, create a Quartus Project File to include the on-board clock, seven-segment displays, and push buttons. Open the Verilog file created by the system builder and create a VHDL file with the same name. In the VHDL file, create a random number generator, rng, entity with ports for the on-board clock, seven-segment displays, and push buttons using the same names given in the Verilog file. Only use the 10 MHz clock for this design. In the generic, create a 16 bit logic vector for a seed value, and create a 16 bit hexadecimal value to populate the vector. For this design, the hexadecimal value A58B was used.

Next, create architecture for the design. Initialize two 16-bit vector signals to perform operations on the LFSR. Also, initialize any other needed signals for the design. Create a lookup table with the needed values to display all 16 hexadecimal values on the seven-segment display. Begin a process sensitive to the clock and push buttons. In this process create if statements to for KEY(0) press, KEY(1) press, and a start state before either button is pushed.

Make an else statement for an idle state to continuously update the LFSR to assist randomness. In the KEY(0) press statement, reset the LFSR to the seed value and display it on the display. In the KEY(1) press statement, display the LFSR that is continuously being updated. In the start state, display the original seed value. Create another process sensitive to clock, and turn off the unused seven-segment displays.

Next, create a testbench with the same generic and ports as the rng. Define signals for the clock, buttons, and seven-segment displays as well as a constant for clock period. Start a process to vary the clock between one and zero every half clock period. Start another process to test the behavior of the design for the button pushes. Simulate the design using the testbench. If the simulated behavior matches what is expected, compile and implement the design on the development board.

#### **Results**

The rng file, shown in Figures, successfully implements a random number generator. The design successfully resets to an original seed value by pushing reset, and generates random two digit hexadecimal numbers. The function of the file was verified with a testbench file used to run simulations. Both the testbench and the simulations can be found in Figures.

### **Figures**



Figure 1: Initial Reset Behavior



Figure 2: Two number generations, followed by reset to return display to seed value

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
  3
4
5
6
7
       ⊟entity rng is
               generic(
   seed : std_logic_vector(15 downto 0) := X"A58B"
port (
    -- Declare module ports here --
    -- NAME : DIRECTION TYPE (separated by ; ) --
       串
                          CLK input --
                     ADC_CLK_10 : in std_logic; -- 10 MHz

--MAX10_CLK1_50 : in std_logic; -- 50 MHz 1

--MAX10_CLK2_50 : in std_logic; -- 50 MHz 2
                     -- Button input --
KEY : in std_logic_vector (1 downto 0);
                       - 7-Segment output -
                     -- /-Segment output --
HEXO: out std_logic_vector(7 downto 0);
HEX1: out std_logic_vector(7 downto 0);
HEX2: out std_logic_vector(7 downto 0);
HEX3: out std_logic_vector(7 downto 0);
HEX4: out std_logic_vector(7 downto 0);
HEX5: out std_logic_vector(7 downto 0);
               );
         end entity rng;
       parchitecture behavioral of rng is
               signal lfsr : STD_LOGIC_VECTOR(15 downto 0) := seed; -- LFSR defaults to A58B
signal bit1 : STD_LOGIC_VECTOR(15 downto 0);
signal place1 : integer;
signal place2 : integer;
signal ready : integer := 0;
signal start : integer := 1;
```

Figure 3: RNG.vhd Pt. 1

```
| Process | Capacidade | Process | Process | Capacidade | Process | Proc
                                                                                                                                                                                                                                                                        -- Update LFSR constantly to assist in randomness --
-- Tabs: 16, 14, 13, 11
bit1 <= std_logic_vector(unsigned(lfsr) srl 0) xor std_logic_vector(unsigned(lfsr) srl 2)
kor std_logic_vector(unsigned(lfsr) srl 3) xor std_logic_vector(unsigned(lfsr) srl 5);
lfsr <= std_logic_vector(unsigned(lfsr) srl 1) or std_logic_vector(unsigned(bit) sll 15); -- update lfsr with ger
place2 <= to_integer(unsigned(lfsr(3 downto 0))); --converting bits 3-0 flsr to integer
place2 <= to_integer(unsigned(lfsr(3 downto 4))); --converting bits 4-7 of lfsr to integer
```

Figure 4: RNG.vhd Pt. 2

```
library ieee;
use ieee.std_logic_1164.all;
 2
 3
        use ieee.numeric_std.all;
 4
 5
      pentity rng_TB is
       end entity rng_TB;
 6
 8
      parchitecture behavioral of rng_TB is
 9
10
             -- Instantiate component(s) to test --
             component rng
11
      阜
                  generic (
12
13
                       -- Provide generic values --
14
                       seed : std_logic_vector(15 downto 0) := X"A58B"
15
                  );
16
      中
                  port (
17
                       -- Declare ports --
18
                       -- Inputs --
19
20
                       -- Clocks --
                      ADC_CLK_10 : in std_logic;

-- MAX10_CLK1_50 : in std_logic;

-- MAX10_CLK2_50 : in std_logic;
21
22
24
25
                       -- Buttons --
26
                       KEY : in std_logic_vector(1 downto 0);
27
28
                       -- Outputs --
                       -- LEDs --
29
30
                       -- LEDR : out std_logic_vector(9 downto 0);
31
32
                       -- 7 Segment --
                      HEXO: out std_logic_vector(7 downto 0);
HEX1: out std_logic_vector(7 downto 0);
HEX2: out std_logic_vector(7 downto 0);
HEX3: out std_logic_vector(7 downto 0);
HEX4: out std_logic_vector(7 downto 0);
HEX5: out std_logic_vector(7 downto 0);
33
34
35
36
37
38
39
                  );
             end component;
40
41
42
             -- Define internal signals/values
43
44
             signal ADC_CLK_10 : std_logic := '0';
             signal KEY : std_logic_vector(1 downto 0);
signal HEX0 : std_logic_vector(7 downto 0);
signal HEX1 : std_logic_vector(7 downto 0);
45
46
47
             signal HEX2: std_logic_vector(7 downto 0);
signal HEX3: std_logic_vector(7 downto 0);
signal HEX4: std_logic_vector(7 downto 0);
signal HEX4: std_logic_vector(7 downto 0);
48
49
50
             signal HEX5: std_logic_vector(7 downto 0);
51
52
53
             constant CLK_PERIOD : time := 10 ns;
54
```

Figure 5: RNG\_TB.vhd Pt. 1

```
55
       begin
 56
 57
             -- Define unit under test --
 58
             uut : rng
      自
 59
                 generic map (
                    -- Map generic values (separated by , )--
-- NAME => value --
seed => X"A58B"
 60
 61
 62
 63
 64
                 port map (
 65
                     -- Map port connections --
-- NAME => NAME (separated by , ) --
 66
 67
                     ADC\_CLK\_10 \Rightarrow ADC\_CLK\_10,
 68
                     KEY => KEY,
 69
                     HEXO => HEXO,
HEX1 => HEX1,
 70
 71
72
                     HEX2 => HEX2,
                     HEX3 => HEX3,
 73
                     HEX4 => HEX4,
 74
75
                     HEX5 => HEX5
                 );
 76
77
78
      自
                 -- Define processes --
                 -- clock --
 79
                 clk_process : process
 80
                 begin
 81
                     ADC\_CLK\_10 <= '0';
                     wait for CLK_PERIOD / 2;
ADC_CLK_10 <= '1';</pre>
 82
 83
                     wait for CLK_PERIOD / 2;
 84
 85
                 end process;
 86
                 -- Stimulation behavior --
 87
 88
      白
                 stm_process : process
 89
                 begin
 90
                     -- Initial values --
KEY(0) <= '1';</pre>
 91
 92
 93
 94
                     wait for CLK_PERIOD * 10;
KEY(0) <= '0';</pre>
 95
 96
                                                          -- Initial RESET --
                     wait for CLK_PERIOD * 10;
 97
 98
                     KEY(0) <= '1'
                     wait for CLK_PERIOD * 10;
KEY(1) <= '0';
 99
100
                     wait for CLK_PERIOD * 2;
KEY(1) <= '1';</pre>
101
102
                     wait for CLK_PERIOD * 3;
KEY(1) <= '0';</pre>
103
104
                     wait for CLK_PERIOD * 2;
KEY(1) <= '1';
105
106
                     wait for CLK_PERIOD * 3;
KEY(0) <= '0';</pre>
107
108
                     KEY(0) <= '0';
wait for CLK_PERIOD * 2;
KEY(0) <= '1';</pre>
109
110
111
112
                     wait;
113
114
                 end process;
115
       Lend architecture behavioral;
116
117
```

Figure 6: RNG\_TB.vhd file Pt. 2

### Conclusion

In conclusion, we were able to implement a pseudo-random number generator on the development board. One push button resets the LFSR to the seed value, and the other button displays a random hexadecimal number, 00-FF. We did this by constantly updating the LFSR each clock cycle to improve randomness and displaying it only when generate is pushed. We configured the seven-segment display using a lookup table. Values in the lookup table were used to turn off segments corresponding the appropriate hexadecimal value. Simulations were performed using a testbench to show proper function of the design before final implementation and testing on the development board.